## **LESSION PLAN**

| Name of Faculty      | : Pooja                                        |  |
|----------------------|------------------------------------------------|--|
| Discipline           | : Computer Engineering                         |  |
| Semester             | : IV                                           |  |
| Subject              | : Microprocessors and Peripheral Devices (MPD) |  |
| Lesson Plan Duration | : 15 weeks (from March 2023 to June 2023)      |  |

Work Load (Lecture/ Practical) per week (In Hours):- Lecture-03/ Practical-06

|                 | THEORY           |                                             | PRACTICAL           |                         |
|-----------------|------------------|---------------------------------------------|---------------------|-------------------------|
| Week            | Lecture<br>/ Day | ΤΟΡΙϹ                                       | Practical<br>/ Week | TOPIC                   |
| $1^{st}$        | 1 <sup>st</sup>  | Typical organization of a microcomputer     | 1 <sup>st</sup>     | Familiarization of      |
|                 |                  | system and functions of its various blocks. | Group-1             | different keys of 8085  |
|                 |                  |                                             |                     | microprocessor kit and  |
|                 |                  |                                             |                     | its memory map.         |
|                 | 2 <sup>nd</sup>  | Typical organization of a microcomputer     |                     |                         |
|                 |                  | system and functions of its various blocks. |                     |                         |
|                 | 3 <sup>rd</sup>  | Microprocessor:- its evolution & function   | 2 <sup>nd</sup>     | Familiarization of      |
|                 |                  |                                             | Group-2             | different keys of 8085  |
|                 |                  |                                             |                     | microprocessor kit and  |
|                 |                  |                                             |                     | its memory map.         |
| $2^{nd}$        | 4 <sup>th</sup>  | Microprocessor:- Impact on modern society   | 3 <sup>rd</sup>     | Steps to enter, modify  |
|                 |                  |                                             | Group-1             | data/program and to     |
|                 |                  |                                             |                     | execute a program on    |
|                 |                  |                                             |                     | 8085 kit.               |
|                 | 5 <sup>th</sup>  | Introduction:                               |                     |                         |
|                 |                  | Architecture of a Microprocessor            |                     |                         |
|                 |                  | (Reference to 8085 microprocessor)          |                     |                         |
|                 | 6 <sup>th</sup>  | Concept of Bus                              | 4 <sup>th</sup>     | Steps to enter, modify  |
|                 |                  |                                             | Group-2             | data/program and to     |
|                 |                  |                                             |                     | execute a program on    |
|                 |                  |                                             |                     | 8085 kit.               |
|                 |                  |                                             |                     |                         |
| 3 <sup>rd</sup> | 7 <sup>th</sup>  | Bus organization of 8085                    | 5 <sup>th</sup>     | Writing and execution   |
|                 |                  |                                             | Group-1             | of ALP for addition     |
|                 |                  |                                             |                     | and substation of two 8 |
|                 |                  |                                             |                     | bit numbers.            |
|                 | 8 <sup>th</sup>  | Functional block diagram of 8085            |                     |                         |
|                 | 9 <sup>th</sup>  | Function of each block of 8085              | 6 <sup>th</sup>     | Writing and execution   |
|                 |                  |                                             | Group-2             | of ALP for addition     |
|                 |                  |                                             |                     | and substation of two 8 |
|                 |                  |                                             |                     | bit numbers             |
|                 |                  |                                             |                     |                         |

| 4 <sup>th</sup> | 10 <sup>th</sup> | Pin details of 8085 and related signals  | 7 <sup>th</sup>  | REVISION              |
|-----------------|------------------|------------------------------------------|------------------|-----------------------|
|                 |                  |                                          | Group-1          |                       |
|                 | 11 <sup>th</sup> | De-multiplexing of address/data bus      |                  |                       |
|                 |                  | generation of read/write control signals |                  |                       |
|                 | 12 <sup>th</sup> | De-multiplexing of address/data bus      | 8 <sup>th</sup>  | REVISION              |
|                 |                  | generation of read/write control signals | Group-2          |                       |
| 5 <sup>th</sup> | 13 <sup>th</sup> | Steps to execute a stored program        | 9 <sup>th</sup>  | Writing and execution |
|                 |                  |                                          | Group-1          | of ALP for            |
|                 |                  |                                          |                  | multiplication and    |
|                 |                  |                                          |                  | division of two 8 bit |
|                 |                  |                                          |                  | numbers               |
|                 | $14^{\text{th}}$ | Assignment-1                             |                  |                       |
|                 |                  | Sessional-1                              |                  |                       |
|                 | 15 <sup>th</sup> | Introduction:                            | 10 <sup>th</sup> | Writing and execution |
|                 |                  | Instruction Timing and Cycles            | Group-2          | of ALP for            |
|                 |                  |                                          |                  | multiplication and    |
|                 |                  |                                          |                  | division of two 8 bit |
|                 |                  |                                          |                  | numbers               |
| 6 <sup>th</sup> | 16 <sup>th</sup> | Instruction cycle                        | 11 <sup>th</sup> | Writing and execution |
| 0               | 10               | instruction cycle                        | Group-1          | of ALP for arranging  |
|                 |                  |                                          | Group 1          | 10 numbers in         |
|                 |                  |                                          |                  | ascending/descending  |
|                 |                  |                                          |                  | order                 |
|                 | 17 <sup>th</sup> | Machine cycle                            |                  |                       |
|                 | 18 <sup>th</sup> | T-states                                 | 12 <sup>th</sup> | Writing and execution |
|                 |                  |                                          | Group-2          | of ALP for arranging  |
|                 |                  |                                          |                  | 10 numbers in         |
|                 |                  |                                          |                  | ascending/descending  |
| th              | t e th           |                                          | th               | order                 |
| 7 <sup>ui</sup> | 19 <sup>m</sup>  | Fetch and execute cycle.                 | 13 <sup>m</sup>  | Writing and execution |
|                 |                  |                                          | Group-1          | of ALP for 0 to 9 BCD |
|                 |                  |                                          |                  | counters (up/down     |
|                 |                  |                                          |                  | choice stored in      |
|                 |                  |                                          |                  | memory)               |
|                 | 20 <sup>th</sup> | Fetch and execute cycle.                 |                  |                       |
|                 | 21 <sup>th</sup> | Programming (with respect to 8085        | 14 <sup>th</sup> | Writing and execution |
|                 |                  | microprocessor) :- Introduction          | Group-1          | of ALP for 0 to 9 BCD |
|                 |                  |                                          | 1                | counters (up/down     |
|                 |                  |                                          |                  | counter according to  |
|                 |                  |                                          |                  | choice stored in      |
|                 |                  |                                          |                  | memory)               |

| 8 <sup>th</sup>  | $22^{\text{th}}$ | Brief idea of machine and assembly                                                                      | 15 <sup>th</sup>            | REVISION                                                                                                                             |
|------------------|------------------|---------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | languages                                                                                               | Group-1                     |                                                                                                                                      |
|                  | 23 <sup>th</sup> | Machines and Mnemonic codes                                                                             |                             |                                                                                                                                      |
|                  | 24 <sup>th</sup> | Instruction format and Addressing mode                                                                  | 16 <sup>th</sup><br>Group-2 | REVISION                                                                                                                             |
| 9 <sup>th</sup>  | 25 <sup>th</sup> | Identification of instructions as to which<br>addressing mode they belong                               | 17 <sup>th</sup><br>Group-1 | Interfacing exercise on<br>8255 like LED display<br>control                                                                          |
|                  | 26 <sup>th</sup> | Concept of Instruction set                                                                              |                             |                                                                                                                                      |
|                  | 27 <sup>th</sup> | Explanation of the instructions of the following groups of instruction set                              | 18 <sup>th</sup><br>Group-2 | Interfacing exercise on<br>8255 like LED display<br>control                                                                          |
| 10 <sup>th</sup> | 28 <sup>th</sup> | Data transfer group, Arithmetic Group,<br>Logic Group, Stack, I/O and Machine<br>Control Group          | 19 <sup>th</sup><br>Group-1 | Interfacing exercise on<br>8253 programmable<br>interval timer                                                                       |
|                  | 29 <sup>th</sup> | Data transfer group, Arithmetic Group,<br>Logic Group, Stack, I/O and Machine<br>Control Group          |                             |                                                                                                                                      |
|                  | 30 <sup>th</sup> | Programming exercises in assembly<br>language. (Examples can be taken from the<br>list of experiments). | 20 <sup>th</sup><br>Group-2 | Interfacing exercise on<br>8253 programmable<br>interval timer                                                                       |
| 11 <sup>th</sup> | 31 <sup>th</sup> | Programming exercises in assembly<br>language. (Examples can be taken from the<br>list of experiments). | 21 <sup>th</sup><br>Group-1 | Interfacing exercise on<br>8279 programmable<br>KB/display interface<br>like to display the hex<br>code of key pressed on<br>display |
|                  | 32 <sup>th</sup> | Memories and I/O interfacing:- Introduction                                                             |                             |                                                                                                                                      |
|                  | 33 <sup>th</sup> | Concept of memory mapping, partitioning<br>of total memory space, Address decoding                      | 22 <sup>th</sup><br>Group-2 | Interfacing exercise on<br>8279 programmable<br>KB/display interface<br>like to display the hex<br>code of key pressed on<br>display |

| 12 <sup>th</sup> | 34 <sup>th</sup> | Concept of peripheral mapped I/O and          | 23 <sup>th</sup> | REVISION             |
|------------------|------------------|-----------------------------------------------|------------------|----------------------|
|                  |                  | memory mapped I/O, Interfacing of             | Group-1          |                      |
|                  |                  | memory mapped I/O devices                     |                  |                      |
|                  | 35 <sup>th</sup> | Assignment-2                                  |                  |                      |
|                  |                  | Sessional-2                                   |                  |                      |
|                  | 36 <sup>th</sup> | Interrupts:- Concept of interrupt, Maskable   | 24 <sup>th</sup> | REVISION             |
|                  |                  | and non-maskable, Edge triggered and level    | Group-2          |                      |
|                  |                  | triggered interrupts, Software interrupt,     |                  |                      |
|                  |                  | Restart interrupts and its use.               |                  |                      |
| 13 <sup>th</sup> | 37 <sup>th</sup> | Various hardware interrupts of 8085,          | 25 <sup>th</sup> | Use of 8085 emulator |
|                  |                  | Servicing interrupts, extending interrupt     | Group-1          | for hardware testing |
|                  |                  | system                                        |                  |                      |
|                  | 38 <sup>th</sup> | Data Transfer Techniques:-                    |                  |                      |
|                  |                  | Concept of programmed I/O                     |                  |                      |
|                  |                  | operations,                                   |                  |                      |
|                  | 39 <sup>th</sup> | sync data transfer, async data transfer (hand | 26 <sup>th</sup> | Use of 8085 emulator |
|                  |                  | shaking),                                     | Group-2          | for hardware testing |
| 14 <sup>th</sup> | 40 <sup>th</sup> | Interrupt driven data transfer, DMA, Serial   | 27 <sup>th</sup> | Test                 |
|                  |                  | output data, Serial input data                | Group-1          |                      |
|                  |                  |                                               |                  |                      |
|                  | 41 <sup>th</sup> | Peripheral devices:-                          |                  |                      |
|                  |                  | 8255 PPI, 8253 PIT and                        |                  |                      |
|                  | 42 <sup>th</sup> | 8257 DMA controller                           | 28 <sup>th</sup> | Test                 |
|                  |                  |                                               | Group-2          |                      |
| 15 <sup>th</sup> | 43 <sup>th</sup> | Architecture of 8086 Microprocessor:-         | 29 <sup>th</sup> | Test                 |
|                  |                  |                                               | Group-1          |                      |
|                  |                  | Block diagram                                 |                  |                      |
|                  | 44 <sup>th</sup> | Architecture of 8086 Microprocessor :-        |                  |                      |
|                  |                  | Minimum and Maximum mode                      |                  |                      |
|                  |                  | • Pin and Signals                             |                  |                      |
|                  |                  | Č.                                            |                  |                      |
|                  | 45 <sup>th</sup> | Assignment-3                                  | 30 <sup>th</sup> | Test                 |
|                  |                  | Sessional-3                                   | Group-2          |                      |